• DocumentCode
    1228338
  • Title

    Algorithm and Architecture Design of Power-Oriented H.264/AVC Baseline Profile Encoder for Portable Devices

  • Author

    Chen, Yu-Han ; Chen, Tung-Chien ; Tsai, Chuan-Yung ; Tsai, Sung-Fang ; Chen, Liang-Gee

  • Author_Institution
    Dept. of Electr. Eng., Nat. Taiwan Univ., Taipei, Taiwan
  • Volume
    19
  • Issue
    8
  • fYear
    2009
  • Firstpage
    1118
  • Lastpage
    1128
  • Abstract
    Because video services are becoming popular on portable devices, power becomes the primary design issue for video coders nowadays. H.264/AVC is an emerging video coding standard which can provide outstanding coding performance and thus is suitable for mobile applications. In this paper, we target a power-efficient H.264/AVC encoder. The main power consumption in an H.264/AVC encoding system is induced by data access of motion estimation (ME). At first, we propose hardware-oriented algorithms and corresponding parallel architectures of integer ME (IME) and fractional ME (FME) to achieve memory access power reduction. Then, a parameterized encoding system and flexible system architecture are proposed to provide power scalability and hardware efficiency, respectively. Finally, our design is implemented under TSMC 0.18 mum CMOS technology with 12.84 mm2 core area. The required hardware resources are 452.8 K logic gates and 16.95 KB SRAMs. The power consumption ranges from 67.2 to 43.5 mW under D1 (720 x 480) 30 frames/s video encoding, and more than 128 operating configurations are provided.
  • Keywords
    CMOS integrated circuits; SRAM chips; logic gates; motion estimation; power consumption; video coding; SRAM; TSMC CMOS technology; data access; flexible system; hardware-oriented algorithms; logic gates; memory access power reduction; motion estimation; portable devices; power consumption; power scalability; power-oriented H.264/AVC encoder; size 0.18 mum; storage capacity 16.95 Kbit; storage capacity 452.8 Kbit; video coders; video coding standard; video services; H264/AVC; low-power designs; parallel architectures; video codecs;
  • fLanguage
    English
  • Journal_Title
    Circuits and Systems for Video Technology, IEEE Transactions on
  • Publisher
    ieee
  • ISSN
    1051-8215
  • Type

    jour

  • DOI
    10.1109/TCSVT.2009.2020323
  • Filename
    4811990