DocumentCode :
1228511
Title :
A slew-rate controlled output driver using PLL as compensation circuit
Author :
Shin, Soon-Kyun ; Jung, Seok-Min ; Seo, Jin-Ho ; Ko, Myeong-Lyong ; Kim, Jae-Whui
Author_Institution :
Mixed Signal Core Group, Samsung Electron. Co. Ltd., Kyunggi-Do, South Korea
Volume :
38
Issue :
7
fYear :
2003
fDate :
7/1/2003 12:00:00 AM
Firstpage :
1227
Lastpage :
1233
Abstract :
A slew-rate controlled output driver adopting the delay compensation method has been implemented using 0.18-μm CMOS process for storage device interface. A phase-locked loop (PLL) is used to generate compensation current and constant delay time. The compensation current reduces the slew-rate variation over process, voltage, and temperature variation of the output driver. The constant delay time, which is generated by the replica of the voltage-controlled oscillator in the PLL, reduces the slew-rate variation over load capacitance variation. Such an output driver has 25% less variation at slew rate than that of the conventional output driver. The proposed output driver is able to meet UDMA100 interface that specifies load capacitance ranging from 15 to 40 pF and slew rate from 0.4 to 1.0 V/ns.
Keywords :
CMOS integrated circuits; compensation; driver circuits; phase locked loops; voltage-controlled oscillators; 0.18 micron; 15 to 40 pF; CMOS process; PLL compensation circuit; PVT variation; UDMA100 interface; current compensation; delay compensation; output driver; phase locked loop; slew rate control; storage device interface; voltage controlled oscillator; Atherosclerosis; Capacitance; Crosstalk; Delay effects; Driver circuits; Phase locked loops; Power cables; Temperature; Voltage; Voltage-controlled oscillators;
fLanguage :
English
Journal_Title :
Solid-State Circuits, IEEE Journal of
Publisher :
ieee
ISSN :
0018-9200
Type :
jour
DOI :
10.1109/JSSC.2003.813253
Filename :
1208473
Link To Document :
بازگشت