DocumentCode :
1229224
Title :
Reconfigurable Hardware Architectures for Sequential and Hybrid Decoding
Author :
Benaissa, Mohammed ; Zhu, Yiqun
Author_Institution :
Electron. & Electr. Eng. Dept., Univ. of Sheffield
Volume :
54
Issue :
3
fYear :
2007
fDate :
3/1/2007 12:00:00 AM
Firstpage :
555
Lastpage :
565
Abstract :
A novel reconfigurable sequential decoder architecture based on the Fano algorithm is presented in which the constraint length, the threshold spacing, and the time-out threshold are all run time reconfigurable. To maximize decoding performance, a maximum possible backward depth (of a whole frame) is performed. This is achieved by using shift registers combined with memory to store the information of an entire visited path. A field-programmable gate array) prototype of the decoder is built and actual hardware decoding performances in terms of decoding speeds, bit error rates (BERs), and buffer overflow rates, are obtained and comparisons made. To overcome the decoding delay that is inherent in sequential decoders, a hybrid scheme, including simple block codes and cyclic redundancy check is proposed to limit the number of backward search operations that the sequential decoder has to execute. As a result, a significant reduction in decoding delay and buffer overflow rate is achieved while maintaining comparative decoding performance in terms of BER
Keywords :
block codes; buffer circuits; cyclic redundancy check codes; error statistics; field programmable gate arrays; reconfigurable architectures; sequential decoding; shift registers; BER; Fano algorithm; bit error rates; block codes; buffer overflow rate; constraint length; cyclic redundancy check codes; decoding delay; field-programmable gate array; hybrid decoding; reconfigurable hardware architectures; reconfigurable sequential decoder architecture; sequential decoding; shift registers; threshold spacing; time-out threshold; Bit error rate; Block codes; Buffer overflow; Cyclic redundancy check codes; Decoding; Delay; Field programmable gate arrays; Hardware; Prototypes; Shift registers; Error correcting codes; Fano decoding; field-programmable gate array (FPGA); hybrid decoding; reconfigurable design; sequential decoding;
fLanguage :
English
Journal_Title :
Circuits and Systems I: Regular Papers, IEEE Transactions on
Publisher :
ieee
ISSN :
1549-8328
Type :
jour
DOI :
10.1109/TCSI.2006.887600
Filename :
4126785
Link To Document :
بازگشت