Title :
A Fast Exploration Procedure for Analog High-Level Specification Translation
Author :
Pandit, Soumya ; Bhattacharya, Sumit K. ; Mandal, Chittaranjan ; Patra, Amit
Author_Institution :
Sch. of Inf. Technol., Indian Inst. of Technol., Kharagpur
Abstract :
This paper presents an exploration procedure for mapping given functional specifications of an analog system to the specification parameters of individual component blocks of the system topology. A meet-in-the-middle approach has been followed for constructing the feasible design space. It is constructed as the intersection of an application-bounded specification space and a circuit-realizable specification space. The least squares support vector machine principle is used to accurately identify the actual geometry of the feasible design space. The reduced design space speeds up the exploration procedure. The benefit of our methodology is the ability to obtain practically correct circuit-level specifications of the component blocks of the system in a single pass. The effectiveness of the procedure has been demonstrated by considering a complete system. The simulation results satisfy the desired specifications of the system, validating the overall procedure.
Keywords :
circuit CAD; integrated circuit design; support vector machines; analog high level specification translation; analog system; application-bounded specification space; circuit level specification; circuit-realizable specification space; design space; functional specification; least squares support vector machine; system topology; Design space description; Design space exploration; High-level specification translation; Least squares SVM; design space exploration (DSE); high-level specification translation; least squares support vector machine (LS-SVM);
Journal_Title :
Computer-Aided Design of Integrated Circuits and Systems, IEEE Transactions on
DOI :
10.1109/TCAD.2008.925785