DocumentCode :
1229529
Title :
Radiation effects in SOI technologies
Author :
Schwank, J.R. ; Ferlet-Cavrois, V. ; Shaneyfelt, M.R. ; Paillet, P. ; Dodd, P.E.
Author_Institution :
Sandia Nat. Labs., Albuquerque, NM, USA
Volume :
50
Issue :
3
fYear :
2003
fDate :
6/1/2003 12:00:00 AM
Firstpage :
522
Lastpage :
538
Abstract :
Silicon-on-insulator (SOI) technologies have been developed for radiation-hardened applications for many years and are rapidly becoming a main-stream commercial technology. The authors review the total dose, single-event effects, and dose rate hardness of SOI devices. The total dose response of SOI devices is more complex than for bulk-silicon devices due to the buried oxide. Radiation-induced trapped charge in the buried oxide can increase the leakage current of partially depleted transistors and decrease the threshold voltage and increase the leakage current of fully depleted transistors. Process techniques that reduce the net amount of radiation-induced positive charge trapped in the buried oxide and device design techniques that mitigate the effects of trapped charge in the buried oxide have been developed to harden SOI devices to bulk-silicon device levels. The sensitive volume for charge collection in SOI technologies is much smaller than for bulk-silicon devices potentially making SOI devices much harder to single-event upset (SEU). However, bipolar amplification caused by floating body effects can significantly reduce the SEU hardness of SOI devices. Body ties are used to reduce floating body effects and improve SEU hardness. SOI ICs are completely immune to classic four-layer p-n-p-n single-event latchup; however, floating body effects make SOI ICs susceptible to single-event snapback (single transistor latch). The sensitive volume for dose rate effects is typically two orders of magnitude lower for SOI devices than for bulk-silicon devices. By using body ties to reduce bipolar amplification, much higher dose rate upset levels can be achieved for SOI devices than for bulk-silicon devices.
Keywords :
amplification; nuclear electronics; radiation hardening (electronics); silicon-on-insulator; SOI technologies; Si; bipolar amplification; dose rate hardness; floating body; fully depleted transistors; radiation effects; radiation-hardened applications; silicon-on-insulator; single-event effects; single-event upset; total dose; trapped charge; Dielectrics; Immune system; Isolation technology; Laboratories; Leakage current; Radiation effects; Silicon on insulator technology; Single event upset; Space technology; Threshold voltage;
fLanguage :
English
Journal_Title :
Nuclear Science, IEEE Transactions on
Publisher :
ieee
ISSN :
0018-9499
Type :
jour
DOI :
10.1109/TNS.2003.812930
Filename :
1208574
Link To Document :
بازگشت