DocumentCode :
123024
Title :
Modeling, design and verification platform using SystemC AMS
Author :
Yao Li ; Iskander, Ramy ; Louerat, Marie-Minerve
Author_Institution :
LIP6 Lab., Univ. Pierre & Marie-Curie, Paris, France
fYear :
2014
fDate :
3-5 March 2014
Firstpage :
39
Lastpage :
46
Abstract :
This paper proposes a modeling, design and verification platform with a fast sizing and biasing methodology. We introduce a simple and efficient method to implement an interface between non-conservative system-level models and their circuit-level realizations. Simulation tools such as SystemC AMS and Spice simulators are combined with a sizing and biasing tool. Moreover, a transient simulation method is proposed to simulate non-linear dynamic behavior of complete mixed-signal systems. A verification testbench is introduced to monitor the effect of circuit-level non-idealities on system-level performances. The proposed platform is used to design and verify a 3-stage 6-bits Pipeline ADC. The simulation results prove the effectiveness of the proposed methodology.
Keywords :
SPICE; analogue-digital conversion; circuit simulation; 3-stage pipeline ADC; SPICE simulators; SystemC AMS; biasing methodology; circuit-level realizations; fast sizing methodology; mixed-signal systems; nonconservative system-level models; nonlinear dynamic behavior simulation; transient simulation method; verification platform; verification testbench; word length 6 bit; Analytical models; Integrated circuit modeling; Load modeling; Pipelines; System-on-chip; Transient analysis; Transistors; SystemC AMS; circuit-level design; system-level design; system-level modeling; verification;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Quality Electronic Design (ISQED), 2014 15th International Symposium on
Conference_Location :
Santa Clara, CA
Print_ISBN :
978-1-4799-3945-9
Type :
conf
DOI :
10.1109/ISQED.2014.6783304
Filename :
6783304
Link To Document :
بازگشت