DocumentCode
1231
Title
Modeling the Impact of Random Grain Boundary Traps on the Electrical Behavior of Vertical Gate 3-D NAND Flash Memory Devices
Author
Yi-Hsuan Hsiao ; Hang-Ting Lue ; Wei-Chen Chen ; Kuo-Pin Chang ; Yen-Hao Shih ; Bing-Yue Tsui ; Kuang-Yeu Hsieh ; Chih-Yuan Lu
Author_Institution
Macronix Int. Co., Ltd., Hsinchu, Taiwan
Volume
61
Issue
6
fYear
2014
fDate
Jun-14
Firstpage
2064
Lastpage
2070
Abstract
The 3-D stacking of multiple layers of NAND using thin-film transistor (TFT) devices is widely accepted as the next step in continuing NAND Flash scaling. Low mobility and reliability problems are two well-known concerns regarding TFT devices. However, another important implication of using TFT devices is that the Vt variation induced by randomly distributed grain boundaries degrades the array performance. In this paper, an extensive TCAD simulation was conducted to systematically investigate how grain boundary generated traps affect NAND Flash devices. Minimizing the density of grain boundary traps is crucial for array performance. In addition, optimal gate control ability reduces the impact of grain boundaries. Thus, using double gate architecture in vertical gate 3-D NAND is favorable. Furthermore, when pitch is scaled in the future, device exhibiting smaller channel thickness should be used to increase the gate control.
Keywords
NAND circuits; flash memories; grain boundaries; logic design; thin film transistors; three-dimensional integrated circuits; 3D stacking; NAND flash devices; TCAD simulation; TFT devices; array performance; channel thickness; double gate architecture; electrical behavior; optimal gate control ability; random grain boundary traps; thin-film transistor; vertical gate 3D NAND flash memory devices; Computer architecture; Electric potential; Flash memories; Grain boundaries; Logic gates; Microprocessors; Thin film transistors; 3-D NAND Flash; grain boundary; grain boundary traps; poly Si thin-film transistor (TFT); vertical gate (VG); vertical gate (VG).;
fLanguage
English
Journal_Title
Electron Devices, IEEE Transactions on
Publisher
ieee
ISSN
0018-9383
Type
jour
DOI
10.1109/TED.2014.2318716
Filename
6813697
Link To Document