• DocumentCode
    123200
  • Title

    Energy efficient job scheduling in single-ISA heterogeneous chip-multiprocessors

  • Author

    Ying Zhang ; Lide Duan ; Bin Li ; Lu Peng ; Sadagopan, Srinivasan

  • Author_Institution
    Dept. of Electr. & Comput. Eng., Louisiana State Univ., Baton Rouge, LA, USA
  • fYear
    2014
  • fDate
    3-5 March 2014
  • Firstpage
    660
  • Lastpage
    666
  • Abstract
    In recent years, single-ISA heterogeneous chip multiprocessors (CMP) consisting of big high-performance cores and small power-saving cores on the same die have been proposed for the exploration of high energy-efficiency. On such heterogeneous platforms, an appropriate runtime scheduling policy lies at the heart of program executions to benefit from the processor heterogeneity. To date, most prior works addressing this problem concentrate on the performance enhancement; however, they lack detailed justification of the runtime energy consumption and do not result in the most energy-efficient execution all the time. In this work, we pay attention to reducing the energy consumption for workloads running on heterogeneous CMPs and propose a scheduling algorithm based on dynamic execution behaviors to exploit better energy-efficiency. Our strategy is capable of significantly reducing the energy consumption while delivering comparable performance to a recently proposed heterogeneous scheduler (MLP-ratio), thus improving the energy-efficiency impressively.
  • Keywords
    instruction sets; microprocessor chips; multiprocessing systems; power aware computing; processor scheduling; CMP; dynamic execution behaviors; energy efficient job scheduling; heterogeneous platforms; heterogeneous scheduler; high-performance cores; instruction-set architecture; processor heterogeneity; runtime energy consumption; runtime scheduling policy; single-ISA heterogeneous chip-multiprocessors; small power-saving cores; Energy consumption; Energy efficiency; Measurement; Optimal scheduling; Processor scheduling; Runtime; Training; energy efficiency; heterogeneous architecture; scheduling; statistical modeling;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Quality Electronic Design (ISQED), 2014 15th International Symposium on
  • Conference_Location
    Santa Clara, CA
  • Print_ISBN
    978-1-4799-3945-9
  • Type

    conf

  • DOI
    10.1109/ISQED.2014.6783390
  • Filename
    6783390