Title :
Fabrication of Silicon Carriers With TSV Electrical Interconnections and Embedded Thermal Solutions for High Power 3-D Packages
Author :
Yu, Aibin ; Khan, Navas ; Archit, Giridhar ; Pinjala, Damaruganath ; Toh, Kok Chuan ; Kripesh, Vaidyanathan ; Yoon, Seung Wook ; Lau, John H.
Author_Institution :
Inst. of Microelectron., Agency for Sci., Technol., & Res. (A*STAR), Singapore, Singapore
Abstract :
This paper presents micro fabrication process and wafer-level integration of a silicon carrier, which consists of two Si chips that are bonded together with evaporated AuSn-solder. There are micro fins and channels fabricated in the Si chip and form the embedded cooling layer after bonding. The embedded cooling layer is connected with an inlet and an outlet to form a fluidic path for heat transfer enhancement. Besides, in the silicon carrier, there are through silicon vias (TSVs) with metal film on sidewall for electrical interconnection. Two or more carriers can then be stacked together with a silicon interposer in between to make up of a stacked cooling module for high power heat dissipation. The advantage of this 3-D stacking method is that it provides a method of simultaneously realizing electrical interconnection and fluidic path and it can extract heat from the constraints of 3-D silicon module chips to surface without external liquid circulation.
Keywords :
elemental semiconductors; gold compounds; heat transfer; integrated circuit interconnections; silicon; solders; wafer level packaging; AuSn; electrical interconnection; embedded cooling layer; embedded thermal solutions; fluidic path; high power 3D packages; high power heat dissipation; micro fabrication process; micro fins; silicon carriers fabrication; through silicon vias; wafer-level integration; 3-D package; AuSn-solder; electrical; interconnection; system-in-Package (SiP); through silicon via (TSV);
Journal_Title :
Components and Packaging Technologies, IEEE Transactions on
DOI :
10.1109/TCAPT.2009.2012719