DocumentCode :
1234305
Title :
Image-rejection CMOS low-noise amplifier design optimization techniques
Author :
Nguyen, Trung-Kien ; Oh, Nam-Jin ; Cha, Choong-Yul ; Oh, Yong-Hun ; Ihm, Gook-Ju ; Lee, Sang-Gug
Author_Institution :
RF Microelectron. Lab., Inf. & Commun. Univ., Daejeon
Volume :
53
Issue :
2
fYear :
2005
Firstpage :
538
Lastpage :
547
Abstract :
This paper reviews and analyzes two reported image-rejection (IR) low-noise amplifier (LNA) design techniques based on CMOS technology, i.e., the second-order active notch filer and third-order passive notch filter. The analyses and discussions are based on the quality factor of filters and the ability of the frequency control. As the solution to deal with the suitable on-chip filter, this paper proposes a new notch-filter topology that can overcome the limitations of the two previous reported studies. In addition, the LNA design method satisfying the power-cons-trained simultaneous noise and input matching, as well as the linearity optimization conditions is introduced. By using the proposed notch filter and proposed design methodology, an IR LNA used in the superheterodyne architecture is implemented. The proposed IR LNA, designed based on 0.18-mum CMOS technology with total current dissipation of 4 mA under 3-V supply voltage, is optimized for a 5.25-GHz wireless local area network with IF frequency of 500-MHz applications. The measurement results show 20.5-dB power gain, lower than 1.5-dB noise figure, -5-dBm input-referred third-order intercept point and an IR of 26 dB
Keywords :
CMOS integrated circuits; active filters; circuit optimisation; integrated circuit design; integrated circuit noise; intermediate-frequency amplifiers; microwave amplifiers; microwave integrated circuits; notch filters; passive filters; superheterodyne receivers; wireless LAN; -5 dB; 0.18 micron; 1.5 dB; 20.5 dB; 26 dB; 3 V; 4 mA; 5.25 GHz; 500 MHz; CMOS technology; IF frequency; LNA design; current dissipation; frequency control; image rejection low noise amplifier design methods; input referred third order intercept point; intermediate-frequency amplifiers; linearity optimization conditions; on-chip filter; power constrained input matching; power constrained noise; quality factor; second order active notch filer topology; superheterodyne architecture; third order passive notch filter; wireless local area network; CMOS technology; Design methodology; Design optimization; Frequency control; Image analysis; Impedance matching; Low-noise amplifiers; Passive filters; Q factor; Topology; CMOS; RF; image-rejection (IR) technique; low-noise amplifier (LNA); noise optimization; wireless local area network (WLAN);
fLanguage :
English
Journal_Title :
Microwave Theory and Techniques, IEEE Transactions on
Publisher :
ieee
ISSN :
0018-9480
Type :
jour
DOI :
10.1109/TMTT.2004.840744
Filename :
1393196
Link To Document :
بازگشت