DocumentCode :
1235710
Title :
Data-reuse exploration under an on-chip memory constraint for low-power FPGA-based systems
Author :
Liu, Q. ; Constantinides, G.A. ; Masselos, K. ; Cheung, P.Y.K.
Author_Institution :
Dept. of Electr. & Electron. Eng., Imperial Coll. London, London
Volume :
3
Issue :
3
fYear :
2009
fDate :
5/1/2009 12:00:00 AM
Firstpage :
235
Lastpage :
246
Abstract :
Contemporary FPGA-based reconfigurable systems have been widely used to implement data-dominated applications. In these applications, data transfer and storage consume a large proportion of the system energy. Exploiting data-reuse can introduce significant power savings, but also introduces the extra requirement for on-chip memory. To aid data-reuse design exploration early during the design cycle, the authors present an optimisation approach to achieve a power-optimal design satisfying an on-chip memory constraint in a targeted FPGA-based platform. The data-reuse exploration problem is mathematically formulated and shown to be equivalent to the multiple-choice knapsack problem. The solution to this problem for an application code corresponds to the decision of which array references are to be buffered on-chip and where loading reused data of the array references into on-chip memory happen in the code, in order to minimise power consumption for a fixed on-chip memory size. The authors also present an experimentally verified power model, capable of providing the relative power information between different data-reuse design options of an application, resulting in a fast and efficient design-space exploration. The experimental results demonstrate that the approach enables us to find the most power-efficient design for all the benchmark circuits tested.
Keywords :
field programmable gate arrays; mathematical analysis; storage management chips; data-reuse exploration; low-power FPGA-based systems; multiple-choice knapsack problem; on-chip memory constraint; optimisation approach; reconfigurable systems;
fLanguage :
English
Journal_Title :
Computers & Digital Techniques, IET
Publisher :
iet
ISSN :
1751-8601
Type :
jour
DOI :
10.1049/iet-cdt.2008.0039
Filename :
4814314
Link To Document :
بازگشت