DocumentCode :
1236223
Title :
A Single Analog-to-Digital Converter That Converts Two Separate Channels (I and Q) in a Broadband Radio Receiver
Author :
Garrity, Doug ; LoCascio, David ; Cavanagh, Christopher ; Kabir, M. Nizam ; Guenther, Chris
Author_Institution :
Freescale Semicond. Inc., Tempe, AZ
Volume :
43
Issue :
6
fYear :
2008
fDate :
6/1/2008 12:00:00 AM
Firstpage :
1458
Lastpage :
1469
Abstract :
An analog-to-digital converter (ADC) architecture that simultaneously converts two channels is presented. The ADC is intended for use in portable broadband radio receivers that employ in-phase (I) and quadrature (Q) signal paths and will provide an optimal combination of low cost, low power, and high performance. The architecture is pipeline based and employs two separate first stages followed by shared stages for the remainder of the pipeline. A clock generation system for generating all of the required nonoverlapping clock phases is also presented. A prototype ADC with 10 bit resolution and a 40 MHz sample rate that employs the proposed ADC architecture has been fabricated using a 90 nm all-digital CMOS process and occupies an area of 1.727 mm2 for a per-channel area of 0.864 mm2. The measured performance for the two-channel ADC is a peak signal-to-noise ratio (SNR) and signal-to-noise-plus-distortion ratio (SNDR) of 58.4 dB and 56.5 dB, respectively, and differential nonlinearity (DNL) and integral nonlinearity (INL) of -0.48/+0.58 LSB and plusmn1 LSB, respectively, with a power dissipation of 50 mW (including analog, digital, and clock generator power) from a 2.5 V supply (1.2 V for the digital section), giving a per-channel power dissipation of 25 mW.
Keywords :
CMOS integrated circuits; analogue-digital conversion; broadband networks; pipeline processing; radio receivers; wireless channels; analog-to-digital converter; broadband radio receiver; clock generation system; differential nonlinearity; frequency 40 MHz; integral nonlinearity; peak signal-to-noise ratio; pipeline architecture; power 25 mW; power 50 mW; signal-to-noise-plus-distortion ratio; size 90 nm; voltage 2.5 V; Analog-digital conversion; CMOS process; Clocks; Cost function; PSNR; Pipelines; Power dissipation; Power measurement; Prototypes; Receivers; Analog-to-digital converters; CMOS analog integrated circuits; pipelined analog-to-digital converters; time-interleaved analog-to-digital converters;
fLanguage :
English
Journal_Title :
Solid-State Circuits, IEEE Journal of
Publisher :
ieee
ISSN :
0018-9200
Type :
jour
DOI :
10.1109/JSSC.2008.922718
Filename :
4531666
Link To Document :
بازگشت