Title :
Josephson-CMOS hybrid memory with ultra-high-speed interface circuit
Author :
Feng, Y.J. ; Meng, X. ; Whiteley, S.R. ; Van Duzer, T. ; Fujiwara, K. ; Miyakawa, H. ; Yoshikawa, N.
Author_Institution :
Dept. of Electr. Eng. & Comput. Sci., Univ. of California, Nanjing, China
fDate :
6/1/2003 12:00:00 AM
Abstract :
In this paper we report our recent progress in realizing a Josephson-CMOS hybrid random-access memory. We have established a 4 K CMOS device model based on low-temperature experimental data on discrete MOS devices. We implemented an ultra-high-speed interface circuit to amplify millivolt-level Josephson input signals to volt-level signals for CMOS circuits. The interface circuit includes a Josephson series-array preamplifier and an ultra-fast hybrid Josephson-CMOS amplifier. Simulation and optimization of the interface circuit have predicted a delay of less than 60 ps. We have designed and fabricated the interface circuit using the 0.25 μm National Semiconductor Corporation (NSC) process for the CMOS chip, and the UC Berkeley 6.5 kA/cm2 Nb process for the Josephson junction (JJ) chip. The functionality of the interface circuit has been tested and proved by wire-bonding the CMOS chip to the JJ chip. We also demonstrate the design and fabrication of a model 64-kbit Josephson-CMOS hybrid memory; this circuit includes the ultra-high-speed interface, address buffers, word line decoders, 3 T DRAM-type cells, and Josephson sensing circuits; these are fabricated using the 0.25 μm NSC CMOS process and the UC Berkeley Nb process. Subnanosecond access time is predicted by a conservative simulation that used a room-temperature model for the CMOS. We plan a stacked-chip structure using very short wire bonding with which we will be able to measure subnanosecond access times.
Keywords :
CMOS memory circuits; Josephson effect; cryogenic electronics; high-speed integrated circuits; hybrid integrated circuits; memory architecture; random-access storage; superconducting memory circuits; 0.25 micron; 3T DRAM-type cells; 4 K; 60 ps; 64 kbit; CMOS chip; CMOS device model; DRAM memory system; Josephson junction chip; Josephson sensing circuits; Josephson series-array preamplifier; Josephson-CMOS hybrid memory; NSC process; UC Berkeley Nb process; address buffers; random-access memory; stacked-chip structure; subnanosecond access time; ultra-high-speed interface circuit; wire-bonding; word line decoders; CMOS memory circuits; CMOS process; Circuit simulation; Circuit testing; Delay; MOS devices; Niobium; Preamplifiers; Predictive models; Semiconductor device modeling;
Journal_Title :
Applied Superconductivity, IEEE Transactions on
DOI :
10.1109/TASC.2003.813902