DocumentCode :
1237129
Title :
Microarchitectures for Managing Chip Revenues under Process Variations
Author :
Das, Abhishek ; Ozdemir, Serkan ; Memik, Gokhan ; Zambreno, Joseph ; Choudhary, Alok
Author_Institution :
IEEE
Volume :
7
Issue :
1
fYear :
2007
Firstpage :
5
Lastpage :
8
Abstract :
As transistor feature sizes continue to shrink intothe sub-90nm range and beyond, the effects of process variationson critical path delay and chip yields have amplified. A commonconcept to remedy the effects of variation is speed-binning, bywhich chips from a single batch are rated by a discrete range offrequencies and sold at different prices. In this paper, we discussstrategies to modify the number of chips in different bins andhence enhance the profits obtained from them. Particularly, wepropose a scheme that introduces a small Substitute Cacheassociated with each cache way to replicate the data elementsthat will be stored in the high latency lines. Assuming a fixedpricing model, this method increases the revenue by as much as13.8% without any impact on the performance of the chips.
Keywords :
Computer architecture; Cost function; Delay effects; Design optimization; Fabrication; Frequency; Manufacturing; Microarchitecture; Pricing; Transistors; Cache Memories; Computer Architecture; Fault-tolerant Computing.; Process Variations;
fLanguage :
English
Journal_Title :
Computer Architecture Letters
Publisher :
ieee
ISSN :
1556-6056
Type :
jour
DOI :
10.1109/L-CA.2008.3
Filename :
4531782
Link To Document :
بازگشت