DocumentCode
1237164
Title
Implementation and application of first-in first-out buffers
Author
Herr, Quentin P. ; Bunyk, Paul
Author_Institution
Space & Electron., TRW Inc., Redondo Beach, CA, USA
Volume
13
Issue
2
fYear
2003
fDate
6/1/2003 12:00:00 AM
Firstpage
563
Lastpage
566
Abstract
First-in, first-out (FIFO) buffers load and unload data using separate clocks that may be incoherent. We explore the application of FIFOs to circular shift registers, serial memory, and data re-clocking. We describe two different FIFO implementations in RSFQ. One employs classic handshaking using the Muller C-element. The other employs physical back-pressure based on repulsion of stored single flux quanta in a JTL. Both implementations use seven Josephson junctions, and a single bias resistor, per cell. The bias resistor can be reduced to an arbitrarily low value, thereby eliminating static power dissipation.
Keywords
buffer circuits; clocks; shift registers; superconducting integrated circuits; FIFOs; Josephson junctions; Muller C-element; RSFQ; bias resistor; circular shift registers; data re-clocking; first-in first-out buffers; handshaking; physical back-pressure; serial memory; stored single flux quanta; Clocks; Delay; Integrated circuit interconnections; Jitter; Logic; Pipelines; Resistors; Shift registers; Timing; Uncertainty;
fLanguage
English
Journal_Title
Applied Superconductivity, IEEE Transactions on
Publisher
ieee
ISSN
1051-8223
Type
jour
DOI
10.1109/TASC.2003.813947
Filename
1211665
Link To Document