Title :
Efficient BISR Techniques for Embedded Memories Considering Cluster Faults
Author :
Lu, Shyue-Kung ; Yang, Chun-Lin ; Hsiao, Yuang-Cheng ; Wu, Cheng-Wen
Author_Institution :
Dept. of Electron. Eng., Fu Jen Catholic Univ., Taipei, Taiwan
Abstract :
Instead of the traditional spare row/column redundancy architectures, block-based redundancy architectures are proposed in this paper. The redundant rows/columns are divided into row/column blocks. Therefore, the repair of faulty memory cells can be performed at the row/column-block level. Moreover, the redundant row/column blocks can be used to replace faulty cells anywhere in the memory array. This global characteristic is helpful for repairing cluster faults. The proposed redundancy architecture can be easily integrated with the embedded memory cores. Based on the proposed global redundancy architecture, a heuristic modified essential spare pivoting (MESP) algorithm suitable for built-in implementation is also proposed. According to experimental results, the area overhead for implementing the MESP algorithm is very low. Due to efficient usage of redundancy, the manufacturing yield, repair rate, and reliability can be improved significantly.
Keywords :
embedded systems; fault tolerant computing; redundancy; storage management chips; system-on-chip; BISR technique; block-based redundancy architecture; cluster faults repair; embedded memories; manufacturing yield; modified essential spare pivoting algorithm; redundant column blocks; redundant row blocks; reliability; repair rate; Cluster fault; embedded memory; modified essential spare pivoting (MESP) algorithm; repair rate; yield;
Journal_Title :
Very Large Scale Integration (VLSI) Systems, IEEE Transactions on
DOI :
10.1109/TVLSI.2008.2008996