• DocumentCode
    1237333
  • Title

    Design of High-Throughput Fully Parallel LDPC Decoders Based on Wire Partitioning

  • Author

    Onizawa, Naoya ; Hanyu, Takahiro ; Gaudet, Vincent C.

  • Author_Institution
    Res. Inst. of Electr. Commun., Tohoku Univ., Sendai, Japan
  • Volume
    18
  • Issue
    3
  • fYear
    2010
  • fDate
    3/1/2010 12:00:00 AM
  • Firstpage
    482
  • Lastpage
    489
  • Abstract
    We present a method to design high-throughput fully parallel low-density parity-check (LDPC) decoders. With our method, a decoder´s longest wires are divided into several short wires with pipeline registers. Log-likelihood ratio messages transmitted along with these pipelined paths are thus sent over multiple clock cycles, and the decoder´s critical path delay can be reduced while maintaining comparable bit error rate performance. The number of registers inserted into paths is estimated by using wiring information extracted from initial placement and routing information with a conventional LDPC decoder, and thus only necessary registers are inserted. Also, by inserting an even number of registers into the longer wires, two different codewords can be simultaneously decoded, which improves the throughput at a small penalty in area. We present our design flow as well as post-layout simulation results for several versions of a length-1024, (3,6)-regular LDPC code. Using our technique, we achieve a maximum uncoded throughput of 13.21 Gb/s with an energy consumption of 0.098 nJ per uncoded bit at E b/N0 = 5 dB. This represents a 28% increase in throughput, a 30% decrease in energy per bit, and a 1.6% increase in core area with respect to a conventional parallel LDPC decoder, using a 90-nm CMOS technology.
  • Keywords
    CMOS integrated circuits; circuit simulation; clocks; decoding; error statistics; forward error correction; network routing; parity check codes; pipeline arithmetic; CMOS technology; bit error rate; clock cycle; codeword; critical path delay; design flow; energy consumption; forward error control; high-throughput fully parallel LDPC decoder; log-likelihood ratio; low-density parity-check decoder; pipeline register; pipelined path; post-layout simulation; routing information; size 90 nm; wire partitioning; wiring information; Forward error control (FEC); VLSI; iterative decoding; low-density parity-check (LDPC) codes;
  • fLanguage
    English
  • Journal_Title
    Very Large Scale Integration (VLSI) Systems, IEEE Transactions on
  • Publisher
    ieee
  • ISSN
    1063-8210
  • Type

    jour

  • DOI
    10.1109/TVLSI.2008.2011360
  • Filename
    4814500