DocumentCode :
1237861
Title :
First-order performance prediction of cache memory with wafer-level 3D integration
Author :
Zeng, Annie ; Lü, James ; Rose, Kenneth ; Gutmann, R.J.
Author_Institution :
Rensselaer Polytech. Inst., Troy, NY, USA
Volume :
22
Issue :
6
fYear :
2005
Firstpage :
548
Lastpage :
555
Abstract :
The advantages of 3D design can be exploited by reducing the memory access time. In this article, the authors use a simulator based on analytical models to build an optimal processor-memory configuration for two designs: a graphics processor and a microprocessor. One emerging alternative approach to relieving these interconnect constraints is the use of wafer-level 3D integration, which provides a high density of high-performance, low-parasitic vertical interconnects. A wafer-level 3D design is partitionable into multiple chips connected by short vertical vias. This arrangement reduces the length of many global interconnects without introducing any logic complexity. Wafer-level 3D integration also reduces the required number of repeaters, thereby improving the area efficiency and reducing the power consumed within the interconnect network. With micron-size interwafer vias, wafer-level 3D integration allows a large memory bandwidth with little wafer area consumption. We have developed a software program that allows a first-order comparison of cache designs in 2D and 3D IC technologies. We present a first-order estimate of the performance improvements achieved by 3D implementation of cache memory, with emphasis on large caches in deep-submicron technologies.
Keywords :
cache storage; integrated circuit design; integrated circuit interconnections; integrated memory circuits; wafer-scale integration; cache memory; first-order performance prediction; graphics processor; memory access; microprocessor; optimal processor memory configuration; wafer-level 3D design; wafer-level 3D integration; Analytical models; Cache memory; Decoding; Delay estimation; Graphics; Integrated circuit interconnections; Process design; Random access memory; Repeaters; Semiconductor device modeling; Access time; DRAM; SRAM; cache performance; cycle time; wafer-level 3D integration;
fLanguage :
English
Journal_Title :
Design & Test of Computers, IEEE
Publisher :
ieee
ISSN :
0740-7475
Type :
jour
DOI :
10.1109/MDT.2005.138
Filename :
1541917
Link To Document :
بازگشت