Title :
Anytime System Level Verification via Random Exhaustive Hardware in the Loop Simulation
Author :
Mancini, Toni ; Mari, Federico ; Massini, A. ; Melatti, Igor ; Tronci, Enrico
Author_Institution :
Comput. Sci. Dept., Sapienza Univ. of Rome, Rome, Italy
Abstract :
We present a parallel random exhaustive Hardware In the Loop Simulation based model checker for hybrid systems that, by simulating all operational scenarios exactly once in a uniform random order, is able to provide, at any time during the verification process, an upper bound to the probability that the System Under Verification exhibits an error in a yet-to-be-simulated scenario (Omission Probability). We show effectiveness of the proposed approach by presenting experimental results on System Level Formal Verification of the Fuel Control System example in the Simulink distribution. To the best of our knowledge, no previously published model checker can exhaustively verify hybrid systems of such a size and provide at any time an upper bound to the Omission Probability.
Keywords :
digital simulation; formal verification; probability; anytime system level verification; omission probability; parallel random exhaustive hardware-in-the loop; simulation based model checker; system level formal verification; Computational modeling; Control systems; Generators; Hardware; Monitoring; Software packages; Upper bound; Omission probability; System Level Formal Verification;
Conference_Titel :
Digital System Design (DSD), 2014 17th Euromicro Conference on
Conference_Location :
Verona
DOI :
10.1109/DSD.2014.91