Title :
Measurement-Based Probabilistic Timing Analysis and Its Impact on Processor Architecture
Author :
Kosmidis, Leonidas ; Quinones, Eduardo ; Abella, Jaume ; Vardanega, Tullio ; Broster, Ian ; Cazorla, Francisco J.
Abstract :
Critical Real-Time Embedded Systems (CRTES) industry needs increasingly complex hardware to attain the performance/cost ratio required to keep competitive edge in the market. Worst-case execution time (WCET) analysis is central to CRTES development. Whereas current timing analysis techniques are sound, their viability is hampered by the soaring cost of acquiring detailed knowledge of the internal operation and state of the system, at both software and hardware level. This is a major hurdle to using them for increasingly complex hardware platforms. Measurement-Based Probabilistic Timing Analysis (PTA) reduces the cost of acquiring the knowledge needed for computing trustworthy WCET bounds. This paper presents the changes required to hardware design to facilitate the use of the PTA techniques.
Keywords :
computer architecture; embedded systems; knowledge acquisition; probability; program diagnostics; CRTES development; CRTES industry; PTA technique; WCET analysis; complex hardware; critical real-time embedded systems; hardware design; hardware level; measurement-based probabilistic timing analysis; performance/cost ratio; processor architecture; software level; timing analysis technique; trustworthy WCET bound; worst-case execution time analysis; Hardware; Interference; Jitter; Multicore processing; Probabilistic logic; Timing; Vectors; Probabilistic Timing Analysis; WCET; computer architecture; processor architecture; real-time;
Conference_Titel :
Digital System Design (DSD), 2014 17th Euromicro Conference on
Conference_Location :
Verona
DOI :
10.1109/DSD.2014.50