DocumentCode :
123942
Title :
Design Techniques for NCL-Based Asynchronous Circuits on Commercial FPGA
Author :
Kim, Matthew M. ; Beckett, Paul
Author_Institution :
Electr. & Comput. Eng., RMIT Univ., Melbourne, VIC, Australia
fYear :
2014
fDate :
27-29 Aug. 2014
Firstpage :
451
Lastpage :
458
Abstract :
While asynchronous techniques are of increasing interest in low-power design, designers cannot simply transfer current synchronous techniques to that domain. In particular, commercial FPGA systems and their accompanying EDA tools are not well suited to asynchronous logic design. In this paper we describe and analyze five alternative description methods that allow Null Convention Logic (NCL) based Asynchronous Circuits to be mapped to a commercial FPGA using the Verilog hardware description language and standard FPGA design tools. The techniques enable simple but robust NCL circuits to be developed using conventional methodologies.
Keywords :
asynchronous circuits; field programmable gate arrays; hardware description languages; logic design; low-power electronics; EDA tools; NCL-based asynchronous circuits; Verilog hardware description language; asynchronous logic design; asynchronous techniques; commercial FPGA systems; low-power design; null convention logic based asynchronous circuits; standard FPGA design tools; Delays; Field programmable gate arrays; Hardware design languages; Logic gates; Standards; Table lookup; Null Convention Logic; asynchronous logic; verilog;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Digital System Design (DSD), 2014 17th Euromicro Conference on
Conference_Location :
Verona
Type :
conf
DOI :
10.1109/DSD.2014.85
Filename :
6927277
Link To Document :
بازگشت