Title :
A Tree-Topology Multiplexer for Multiphase Clock System
Author :
Lu, Hungwen ; Su, Chauchin ; Liu, Chien-Nan Jimmy
Author_Institution :
Dept. of Electr. Eng., Nat. Central Univ., Jhongli
Abstract :
This paper proposes a tree-topology multiplexer (MUX) that employs a multiphase low-frequency clock rather than a high-frequency clock. Analysis and simulation results show that the proposed design can achieve higher bandwidth and be less sensitive to process variations than the conventional single-stage MUX. In order to verify the feasibility, this proposed design is integrated with a multiphase phase-locked loop and a low-voltage differential signaling driver in a 0.18- mum CMOS technology. Measured results indicate that the proposed design can operate up to 7 gigabits/s under 0.3-UI jitter limitation.
Keywords :
clocks; multiplexing equipment; phase locked loops; telecommunication network topology; multiphase low-frequency clock system; multiphase phase-locked loop; tree-topology multiplexer; I/O; MUX; Multiplexer; SerDes; Serializer; multiplexer; serdes; serializer;
Journal_Title :
Circuits and Systems I: Regular Papers, IEEE Transactions on
DOI :
10.1109/TCSI.2008.926578