DocumentCode :
1240060
Title :
Power-optimal simultaneous buffer insertion/sizing and wire sizing for two-pin nets
Author :
Li, Ruiming ; Zhou, Dian ; Liu, Jin ; Zeng, Xuan
Author_Institution :
Dept. of Electr. Eng., Univ. of Texas, Richardson, TX, USA
Volume :
24
Issue :
12
fYear :
2005
Firstpage :
1915
Lastpage :
1924
Abstract :
This paper studies the problems of optimizing power dissipation for simultaneous buffer insertion/sizing and uniform wire sizing (BISUWS), and simultaneous buffer insertion/sizing and tapered wire sizing (BISTWS). For BISUWS, we analyze the optimal total power dissipation under the delay constraints as well as the power-delay tradeoff. For BISTWS, we study the problems of minimizing power dissipation with optimal delay constraints or with a given delay penalty. We derive optimal solutions for both cases. These solutions can be used to efficiently estimate the power dissipation for long single wires in the interconnect designs.
Keywords :
buffer circuits; integrated circuit design; integrated circuit interconnections; optimisation; BISTWS; BISUWS; interconnect design; optimal delay constraints; power dissipation; power-delay tradeoff; simultaneous buffer insertion; simultaneous buffer sizing; tapered wire sizing; two-pin nets; Application specific integrated circuits; Delay effects; Digital integrated circuits; Educational technology; Integrated circuit interconnections; Laboratories; Power dissipation; Research and development; Very large scale integration; Wire; Buffer insertion; power; simultaneous buffer insertion/sizing and wire sizing; wire sizing;
fLanguage :
English
Journal_Title :
Computer-Aided Design of Integrated Circuits and Systems, IEEE Transactions on
Publisher :
ieee
ISSN :
0278-0070
Type :
jour
DOI :
10.1109/TCAD.2005.852672
Filename :
1542245
Link To Document :
بازگشت