DocumentCode :
124010
Title :
Experimental multi-FPGA GNSS receiver platform
Author :
Garzia, Fabio ; Rugamer, Alexander ; Koch, Robert ; Neumaier, P. ; Serezhkina, Ekaterina ; Overbeck, Matthias ; Rohmer, Gunter
Author_Institution :
Fraunhofer IIS, Nuremberg, Germany
fYear :
2014
fDate :
2-4 Sept. 2014
Firstpage :
1
Lastpage :
4
Abstract :
This paper describes the system architecture and implementation results of a robust and flexible dual-frequency 2×2 array processing GNSS receiver platform. A digital front-end FPGA pre-processes the incoming raw ADC data and implements interference mitigation methods in time and frequency domain. An optional second FPGA card can be used to realize more sophisticated and computational complex interference mitigation techniques. Finally, the data stream is processed on a baseband FPGA platform with spatial array processing techniques using a software assisted hardware GNSS receiver approach. The interconnection of the FPGAs is realized using gigabit transceivers handling a constant raw data rate of 16.8 Gbit/s.
Keywords :
analogue-digital conversion; field programmable gate arrays; frequency-domain analysis; radio transceivers; satellite navigation; time-domain analysis; ADC data; bit rate 16.8 Gbit/s; complex interference mitigation; digital front-end FPGA; dual-frequency array processing; frequency domain; multiFPGA GNSS receiver platform; second FPGA card; software assisted hardware; spatial array processing; system architecture; time domain; transceivers; Baseband; Correlators; Field programmable gate arrays; Global Positioning System; Hardware; Interference; Receivers;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Field Programmable Logic and Applications (FPL), 2014 24th International Conference on
Conference_Location :
Munich
Type :
conf
DOI :
10.1109/FPL.2014.6927399
Filename :
6927399
Link To Document :
بازگشت