DocumentCode :
12429
Title :
Majority-Based Test Access Mechanism for Parallel Testing of Multiple Identical Cores
Author :
Taewoo Han ; Inhyuk Choi ; Sungho Kang
Author_Institution :
Dept. of Electr. & Electron. Eng., Yonsei Univ., Seoul, South Korea
Volume :
23
Issue :
8
fYear :
2015
fDate :
Aug. 2015
Firstpage :
1439
Lastpage :
1447
Abstract :
The increased use of multicore chips diminishes per-core complexity and also demands parallel design and test technologies. An especially important evolution of the multicore chip has been the use of multiple identical cores, providing a homogenous system with various merits. This paper introduces a novel test access mechanism (TAM) for parallel testing of multiple identical cores and identifying faulty cores to derate the chip by excluding it. Instead of typical test response data from the cores, the test output data used in this paper are the majority values, that is, the typical test responses from the cores. All the cores can thereby be tested in parallel and test costs (in both test pins and test time) are exactly the same as for a single core. The proposed TAM can be implemented with on-chip comparators and majority analyzers. The experimental results in this paper show that the proposed TAM can test multiple cores with minimal test pins and test time and with hardware overhead of <;0.1%.
Keywords :
microprocessor chips; program testing; TAM; faulty core; homogenous system; majority analyzer; majority-based test access mechanism; multicore chips; multiple identical core; on-chip comparator; parallel design; parallel testing; per-core complexity; test response data; test technology; Complexity theory; Logic gates; Multicore processing; Pins; Registers; System-on-chip; Testing; Homogeneous; multicore; parallel test; test access mechanism (TAM);
fLanguage :
English
Journal_Title :
Very Large Scale Integration (VLSI) Systems, IEEE Transactions on
Publisher :
ieee
ISSN :
1063-8210
Type :
jour
DOI :
10.1109/TVLSI.2014.2341674
Filename :
6871421
Link To Document :
بازگشت