Abstract :
In order to quickly discharge the electrostatic discharge (ESD) energy and to efficiently protect the ultrathin gate oxide, a novel native-negative-channel metal oxide semiconductor (NMOS)-triggered silicon-controlled rectifier (NANSCR) is proposed for on-chip ESD protection in a 0.13-μm complementary metal oxide semiconductor (CMOS) process with a voltage supply of 1.2 V. The proposed NANSCR can be designed for the input, output, and power-rail ESD protection circuits without latchup danger. A new whole-chip ESD protection scheme realized with the proposed NANSCR devices is also demonstrated with the consideration of pin-to-pin ESD stress. From the experimental results, the trigger voltage, holding voltage, turn-on resistance, turn-on speed, and charged-device-model (CDM) ESD level of NANSCR can be greatly improved, as compared with the traditional low-voltage-triggering SCR (LVTSCR). Under transmission line pulsing (TLP) stress, the gate leakage current of the gate monitor device protected by the proposed NANSCR is monitored after each TLP pulse, whereas the gate leakage current is not obviously increased. Therefore, the ultrathin gate oxide of the input stage can be safely protected by the new proposed NANSCR against ESD stress in the nanoscale CMOS technology.
Keywords :
CMOS integrated circuits; electrostatic discharge; integrated circuit reliability; leakage currents; nanotechnology; protection; thyristors; 0.13 micron; 1.2 V; NANSCR devices; charged device model; electrostatic discharge; gate leakage current; low voltage triggering SCR; nanoscale CMOS technology; native NMOS; on chip ESD protection; silicon controlled rectifier; transmission line pulsing stress; ultrathin gate oxide; CMOS process; CMOS technology; Electrostatic discharge; Leakage current; Monitoring; Protection; Rectifiers; Stress; Thyristors; Voltage; Charged device model (CDM); electrostatic discharge (ESD); native NMOS; silicon-controlled rectifier (SCR);