Title :
On-chip power-supply network optimization using multigrid-based technique
Author :
Kai Wang ; Marek-Sadowska, M.
Author_Institution :
Electr. & Comput. Eng. Dept., Univ. of California, Santa Barbara, CA, USA
fDate :
3/1/2005 12:00:00 AM
Abstract :
In this paper, we present a novel multigrid-based technique for the problem of on-chip power-supply network optimization. The multigrid-based technique is applied to reduce a large-scale network to a much coarser one. The reduced network can be efficiently optimized. The solution for the original network is then quickly computed using a back-mapping process. Due to the adoption of an accurate resistance-inductance-capacitance power-supply network and time-varying switching-current model, our technique is capable of optimizing power grid and decoupling capacitance simultaneously. Experimental results show that large-scale power-supply networks with millions of nodes can be solved in a few minutes. The proposed technique not only speeds up significantly the optimization process, without compromising the quality of solutions, but also brings up a possibility of incorporating the power-supply network optimization into other physical design stages such as signal routing.
Keywords :
circuit optimisation; integrated circuit design; network routing; power supply circuits; time-varying networks; back-mapping; decoupling capacitance; large-scale network; multigrid-based technique; network optimization; on-chip power-supply network optimization; power grid optimisation; resistance-inductance-capacitance power-supply network; routing congestion; signal routing; time-varying switching-current model; Capacitance; Design optimization; Integrated circuit technology; Large-scale systems; Network-on-a-chip; Noise reduction; Power grids; Routing; Semiconductor device noise; Threshold voltage; Multigrid; power-supply network; routing congestion;
Journal_Title :
Computer-Aided Design of Integrated Circuits and Systems, IEEE Transactions on
DOI :
10.1109/TCAD.2004.842802