• DocumentCode
    1245161
  • Title

    Structural optimization of SUTBDG devices for low-power applications

  • Author

    Xiong, Shiying ; Bokor, Jeffrey

  • Author_Institution
    Dept. of Electr. Eng. & Comput. Sci., Univ. of California, Berkeley, CA, USA
  • Volume
    52
  • Issue
    3
  • fYear
    2005
  • fDate
    3/1/2005 12:00:00 AM
  • Firstpage
    360
  • Lastpage
    366
  • Abstract
    In this paper, we investigate the impact of physical structure on the performance of symmetric ultrathin body double-gate devices for low-operating-power (LOP) applications. Devices with regular raised source/drain (S/D) structures have optimal spacer thicknesses governed by a tradeoff between fringing capacitance and series resistance. Expanded S/D structures improve on regular raised S/D structures by slowing down the increases in both fringing capacitance with gate height and series resistance with spacer thickness. The cost is more chip area and process complexity. Pure high-κ gate dielectrics raise the off-state current (IOFF) due to the fringing field-induced barrier lowering effect. Suppressing the IOFF increase requires either a significant reduction in equivalent oxide thickness or a significant shift in gate work function. If the gate work function is tuned to maintain a fixed IOFF, devices with less abrupt S/D-channel junctions suffer a drive current (ION) degradation, and devices with weakly coupling S/D and relatively thick bodies gain improvements in ION. The ION of a device with metal S/D is significantly lower than required for LOP applications, if the S/D Schottky barrier height (SBH) is over 200 meV. We also briefly discuss the impact of mobility degradation on this structural optimization.
  • Keywords
    MOSFET; Schottky barriers; carrier mobility; low-power electronics; optimisation; work function; MOSFET; SUTBDG devices; Schottky barrier height; fringing capacitance; gate height; gate work function; high-k gate dielectrics; junction abruptness; low-power applications; mobility degradation; nMOS devices; off-state current; optimal spacer thickness; physical structure; quantum confinement effect; raised source/drain structures; series resistance; structural optimization; symmetric ultrathin body double-gate devices; Capacitance; Costs; Degradation; Dielectrics; Electric resistance; FinFETs; Immune system; MOS devices; Silicon; Threshold voltage; Double-gate (DG); expanded source/gate (S/D); high-; junction abruptness; metal S/D; structural optimization; weakly coupling S/D;
  • fLanguage
    English
  • Journal_Title
    Electron Devices, IEEE Transactions on
  • Publisher
    ieee
  • ISSN
    0018-9383
  • Type

    jour

  • DOI
    10.1109/TED.2005.843869
  • Filename
    1397985