Title :
Cracking failures in lead-on-chip packages induced by chip backside contamination
Author :
Amagai, Masazumi ; Seno, Hideo ; Ebe, Kazuyoshi
Author_Institution :
Texas Instrum., Oita, Japan
fDate :
2/1/1995 12:00:00 AM
Abstract :
The increasingly severe demands of concurrently increasing die size while reducing package size have made the mechanical stability of novel surface mount technologies a primary concern. Package cracks induced by interfacial delamination between the chip backside surface and the epoxy molding resin are a major failure mode in Lead-On-Chip (LOC) packages. This interfacial delamination is caused by contamination of the backside surface by the wafer tape adhesive. The physical and chemical parameters of the backside surface and tape adhesive which lead to interfacial delaminations in LOC packages are described along with a method to alleviate the problem. To investigate which adhesive attributes impacted interfacial delamination, wafer tape adhesive samples were prepared with a variety of different base polymers, oligomers, cross-linking agents, photoinitiator, and additives. The degree and type of backside contamination left by these various adhesives was determined with scanning electron microscope (SEM) and scanning acoustic tomography (SAT) techniques. The adhesive and the chip backside surfaces were characterized with viscoelastic, particle count, wafer contact angle, and atomic force microscope (AFM) measurements
Keywords :
acoustic microscopy; atomic force microscopy; cracks; delamination; failure analysis; integrated circuit measurement; integrated circuit packaging; integrated circuit reliability; integrated circuit testing; plastic packaging; scanning electron microscopy; surface mount technology; IC packaging; LOC packages; atomic force microscopy; base polymers; chip backside contamination; cracking failures; cross-linking agents; die size; epoxy molding resin; failure mode; interfacial delamination; lead-on-chip packages; mechanical stability; oligomers; package size; particle count; photoinitiator; scanning acoustic tomography; scanning electron microscopy; surface mount technologies; wafer contact angle; wafer tape adhesive; Atomic force microscopy; Atomic measurements; Delamination; Force measurement; Lab-on-a-chip; Packaging; Scanning electron microscopy; Stability; Surface contamination; Surface cracks;
Journal_Title :
Components, Packaging, and Manufacturing Technology, Part B: Advanced Packaging, IEEE Transactions on