• DocumentCode
    1246746
  • Title

    Scaling constraints imposed by self-heating in submicron SOI MOSFET´s

  • Author

    Dallmann, Douglas A. ; Shenai, Krishna

  • Author_Institution
    Dept. of Electr. & Comput. Eng., Wisconsin Univ., Madison, WI, USA
  • Volume
    42
  • Issue
    3
  • fYear
    1995
  • fDate
    3/1/1995 12:00:00 AM
  • Firstpage
    489
  • Lastpage
    496
  • Abstract
    The presence of a buried oxide layer in silicon causes enhanced self-heating in Silicon-On-Insulator (SOI) n-channel MOSFETs. The self-heating becomes more pronounced as device dimensions are reduced into the submicron regime because of increased electric field density and reduced silicon volume available for heat removal. Two-dimensional numerical simulations are used to show that self-heating manifests itself in the form of degraded drive current due to mobility reduction and premature breakdown. The heat flow equation was consistently solved with the classical semiconductor equations to study the effect of power dissipation on carrier transport. The simulated temperature increases in the channel region are shown to be in close agreement with recently measured data. Numerical simulation results also demonstrated accelerated turn-on of the parasitic bipolar transistor due to self-heating. Simulation results were used to identify scaling constraints caused by the parasitic bipolar transistor turn-on effect in SOI CMOS ULSI. For a quarter-micron n-channel SOI MOSFET, results suggest a maximum power supply of 1.8 V. In the deep submicron regime, SOI devices exhibited a negative differential resistance due to increased self-heating with drain bias voltage. Detailed comparison with bulk devices suggested significant reduction in the drain-source avalanche breakdown voltage due to increased carrier injection at the source-body junction
  • Keywords
    MOSFET; buried layers; carrier mobility; hole density; semiconductor device models; silicon-on-insulator; temperature distribution; 0.25 to 1 mum; SOI CMOS ULSI; accelerated turn-on; buried oxide layer; carrier injection; carrier transport; classical semiconductor equations; deep submicron regime; degraded drive current; drain-source avalanche breakdown voltage; electric field density; heat flow equation; maximum power supply; mobility reduction; negative differential resistance; parasitic bipolar transistor; power dissipation; scaling constraints; self-heating; silicon volume; submicron SOI nMOSFET; temperature profiles; two-dimensional numerical simulations; Bipolar transistors; Degradation; Electric breakdown; Equations; MOSFETs; Numerical simulation; Power dissipation; Resistance heating; Silicon on insulator technology; Temperature;
  • fLanguage
    English
  • Journal_Title
    Electron Devices, IEEE Transactions on
  • Publisher
    ieee
  • ISSN
    0018-9383
  • Type

    jour

  • DOI
    10.1109/16.368045
  • Filename
    368045