DocumentCode :
1247312
Title :
Optimization of throughput performance for low-power VLSI interconnects
Author :
Deodhar, Vinita V. ; Davis, Jeffrey A.
Author_Institution :
Georgia Inst. of Technol., Atlanta, GA, USA
Volume :
13
Issue :
3
fYear :
2005
fDate :
3/1/2005 12:00:00 AM
Firstpage :
308
Lastpage :
318
Abstract :
The technique of optimal voltage scaling and repeater insertion is analyzed in this paper to reduce power dissipation on global interconnects. An analytical model for the maximum bit-rate of a very large scale integration interconnect with repeaters has been derived and results are compared with HSPICE simulations. The analytical model is also used to study the effects of interconnect length and scaling on throughput. The throughput-per-bit-energy is analyzed to determine an optimum combination of supply voltage and repeaters for a low-power global interconnect with 250 nm /spl times/ 250 nm cross-sectional dimensions implemented with the 180 nm micro-optical silicon system technology node. It is shown that the optimal supply voltage is approximately equal to twice the threshold voltage. A case study illustrates that a combination of 1 V supply along with one repeater per millimeter increases the throughput-per-bit-energy to over three times that of a latency-centric interconnect of 2 V, which results in a 70% reduction in power dissipation without any loss of throughput performance.
Keywords :
VLSI; circuit optimisation; integrated circuit design; integrated circuit interconnections; low-power electronics; repeaters; 1 V; 180 nm; 2 V; low power VLSI interconnects; low power global interconnect; microoptical silicon system technology; optimal supply voltage; optimal voltage scaling; optimization; power dissipation; repeater insertion; threshold voltage; throughput-per-bit-energy; very large scale integration; Analytical models; Delay; Integrated circuit interconnections; Power dissipation; Power system interconnection; Repeaters; Throughput; Very large scale integration; Voltage; Wires; High throughput; interconnect performance; low power; repeater insertion; wave pipelining;
fLanguage :
English
Journal_Title :
Very Large Scale Integration (VLSI) Systems, IEEE Transactions on
Publisher :
ieee
ISSN :
1063-8210
Type :
jour
DOI :
10.1109/TVLSI.2004.842898
Filename :
1406037
Link To Document :
بازگشت