DocumentCode :
1247474
Title :
Phase-domain all-digital phase-locked loop
Author :
Staszewski, Robert Bogdan ; Balsara, Poras T.
Author_Institution :
Wireless Analog Technol. Center, Texas Instrum. Inc., Dallas, TX, USA
Volume :
52
Issue :
3
fYear :
2005
fDate :
3/1/2005 12:00:00 AM
Firstpage :
159
Lastpage :
163
Abstract :
A fully digital frequency synthesizer for RF wireless applications has recently been proposed. At its foundation lies a digitally controlled oscillator that deliberately avoids any analog tuning controls. When implemented in a digital deep-submicrometer CMOS process, the proposed architecture appears more advantageous over conventional charge-pump-based phase-locked loops (PLLs), since it exploits signal processing capabilities of digital circuits and avoids relying on the fine voltage resolution of analog circuits. An actual implementation of an all-digital PLL (ADPLL)-based local oscillator and transmitter used in a commercial 0.13-μm CMOS single-chip Bluetooth radio has recently been disclosed. The conventional phase/frequency detector, charge pump and RC loop filter are replaced by a time-to-digital converter and a simple digital loop filter. Due to the lack of the correlational phase detection mechanism, the loop does not contribute to the reference spurs. The measured close-in phase noise of -86 dBc/Hz is adequate even for Global System for Mobile communications (GSM) applications. In this paper, we present the mathematical description and operational details of the phase-domain ADPLL.
Keywords :
Bluetooth; CMOS digital integrated circuits; digital phase locked loops; direct digital synthesis; phase locked oscillators; 0.13 micron; Global System for Mobile communications; RC loop filter; RF wireless applications; analog tuning controls; charge pump; charge-pump-based phase-locked loops; correlational phase detection mechanism; digital circuits; digital deep-submicrometer CMOS; digital loop filter; digitally controlled oscillator; fully digital frequency synthesizer; local oscillator; phase-domain all-digital phase-locked loop; phase/frequency detector; signal processing capabilities; single-chip Bluetooth radio; time-to-digital converter; Charge pumps; Circuit optimization; Digital control; Digital filters; Frequency synthesizers; GSM; Oscillators; Phase detection; Phase locked loops; Radio frequency; All-digital phase-locked loop (ADPLL); Bluetooth; Global System for Mobile communications (GSM); PLL; phase domain; synchronous; wireless;
fLanguage :
English
Journal_Title :
Circuits and Systems II: Express Briefs, IEEE Transactions on
Publisher :
ieee
ISSN :
1549-7747
Type :
jour
DOI :
10.1109/TCSII.2004.842067
Filename :
1406208
Link To Document :
بازگشت