DocumentCode :
1248584
Title :
A Reconfigurable 8T Ultra-Dynamic Voltage Scalable (U-DVS) SRAM in 65 nm CMOS
Author :
Sinangil, Mahmut E. ; Verma, Naveen ; Chandrakasan, Anantha P.
Author_Institution :
Massachusetts Inst. of Technol., Cambridge, MA, USA
Volume :
44
Issue :
11
fYear :
2009
Firstpage :
3163
Lastpage :
3173
Abstract :
In modern ICs, the trend of integrating more on-chip memories on a die has led SRAMs to account for a large fraction of total area and energy of a chip. Therefore, designing memories with dynamic voltage scaling (DVS) capability is important since significant active as well as leakage power savings can be achieved by voltage scaling. However, optimizing circuit operation over a large voltage range is not trivial due to conflicting trade-offs of low-voltage (moderate and weak inversion) and high-voltage (strong inversion) transistor characteristics. Specifically, low-voltage operation requires various assist circuits for functionality which might severely impact high-voltage performance. Reconfigurable assist circuits provide the necessary adaptability for circuits to adjust themselves to the requirements of the voltage range that they are operating in. This paper presents a 64 kb reconfigurable SRAM fabricated in 65 nm low-power CMOS process operating from 250 mV to 1.2 V. This wide supply range was enabled by a combination of circuits optimized for both subthreshold and above-threshold regimes and by employing hardware reconfigurability. Three different write-assist schemes can be selectively enabled to provide write functionality down to very low voltage levels while preventing excessive power overhead. Two different sense-amplifiers are implemented to minimize sensing delay over a large voltage range. A prototype test chip is tested to be operational at 20 kHz with 250 mV supply and 200 MHz with 1.2 V supply. Over this range leakage power scales by more than 50 X and a minimum energy point is achieved at 0.4 V with less than 0.1 pJ/bit/access.
Keywords :
CMOS integrated circuits; SRAM chips; integrated circuit testing; low-power electronics; reconfigurable architectures; CMOS technology; frequency 20 kHz; frequency 200 MHz; leakage power savings; on-chip memories; reconfigurable 8T SRAM; reconfigurable assist circuits; size 65 nm; ultra-dynamic voltage scaling; voltage 250 mV to 1.2 V; write-assist scheme; CMOS process; Circuits; Delay; Dynamic voltage scaling; Hardware; Low voltage; Prototypes; Random access memory; Testing; Voltage control; Cache memories; circuit reconfigurability; dynamic voltage scaling; low-power SRAM design;
fLanguage :
English
Journal_Title :
Solid-State Circuits, IEEE Journal of
Publisher :
ieee
ISSN :
0018-9200
Type :
jour
DOI :
10.1109/JSSC.2009.2032493
Filename :
5308728
Link To Document :
بازگشت