• DocumentCode
    1249490
  • Title

    Adaptive Clock Generation Technique for Variation-Aware Subthreshold Logics

  • Author

    Rim, Woojin ; Choi, Woong ; Park, Jongsun

  • Author_Institution
    Sch. of Electr. Eng., Korea Univ., Seoul, South Korea
  • Volume
    59
  • Issue
    9
  • fYear
    2012
  • Firstpage
    587
  • Lastpage
    591
  • Abstract
    Subthreshold logic has become an attractive option in energy-constrained applications, where the key metric is energy consumption rather than operating speed or silicon area. However, the performance of circuits operating in the subthreshold region is extremely sensitive to the variations in the process, supply voltage, and temperature (PVT). Generally, circuit designers increase the clock period in order to reduce the timing failures, as well as to ensure the correct operations under all PVT conditions. However, increasing the clock period up to the worst-case critical path delay incurs a significant increase in the active leakage energy. This brief presents an adaptive clock generation scheme for subthreshold logics, wherein a replica module inside measures the variations and helps generate a clock with the correct period. As a result, considerable energy savings is achieved, along with a reduction in the setup time violations. The experimental results obtained with a 0.13-μm CMOS process show that the proposed scheme achieves energy savings of up to 63.8% with the selection of four different clock cycles under a supply voltage of 0.3 V.
  • Keywords
    CMOS logic circuits; clocks; delay circuits; integrated circuit design; logic design; modules; CMOS process; PVT; active leakage energy; adaptive clock generation technique; circuit design; energy consumption; energy saving; energy-constrained application; process-supply voltage-temperature; replica module; setup time violation; size 0.13 mum; timing failure reduction; variation-aware subthreshold logic circuit; voltage 0.3 V; worst-case critical path delay; CMOS integrated circuits; Clocks; Delay; Energy consumption; Finite impulse response filter; Generators; Active leakage energy; subthreshold logics; ultralow voltage;
  • fLanguage
    English
  • Journal_Title
    Circuits and Systems II: Express Briefs, IEEE Transactions on
  • Publisher
    ieee
  • ISSN
    1549-7747
  • Type

    jour

  • DOI
    10.1109/TCSII.2012.2206933
  • Filename
    6247477