DocumentCode :
1250402
Title :
Analogously tunable delay line for on-chip measurements with sub-picosecond resolution in 90 nm CMOS
Author :
Schidl, Stefan ; Schweiger, K. ; Gaberl, Wolfgang ; Zimmermann, Horst
Author_Institution :
Inst. of Electrodynamics, Microwave & Circuit Eng., Vienna Univ. of Technol., Vienna, Austria
Volume :
48
Issue :
15
fYear :
2012
Firstpage :
910
Lastpage :
911
Abstract :
An analogously fine-tunable delay line in a standard 90 nm CMOS technology is proposed for use in on-chip measurements of asynchronous digital circuit elements. The implemented delay line achieves a maximum delay of 155 ps together with the possibility to fine and coarse tune the delay. Owing to its truly analogue tuning it can overcome the limitation of the minimum step sizes found in digital controllable delay lines. Performance verification of a produced test chip showed that a timing resolution of sub-picosecond is attained. Therefore the timing resolution of the proposed delay line exceeds that of common digital delay lines.
Keywords :
CMOS integrated circuits; circuit tuning; delay lines; CMOS technology; analogue tuning; asynchronous digital circuit element; digital controllable delay lines; fine-tunable delay line; on-chip measurement; size 90 nm; sub-picosecond timing resolution;
fLanguage :
English
Journal_Title :
Electronics Letters
Publisher :
iet
ISSN :
0013-5194
Type :
jour
DOI :
10.1049/el.2012.0371
Filename :
6248330
Link To Document :
بازگشت