DocumentCode :
1250639
Title :
Sampling and controlling faster than the computational delay
Author :
Buchstaller, D. ; Kerrigan, Eric C. ; Constantinides, George A.
Author_Institution :
Siemens Corp. Technol., Erlangen, Germany
Volume :
6
Issue :
8
fYear :
2012
Firstpage :
1071
Lastpage :
1079
Abstract :
For a sampled-data control system, the authors propose to choose the time between samples to be shorter than the computational delay involved in computing the control signal, an approach called as intra-delay sampling. It is shown that, utilising a parallel computing architecture, this is indeed feasible and that intra-delay sampling schemes yield better performance than their slower sampling counterparts.
Keywords :
delays; parallel architectures; sampled data systems; sampling methods; computational delay; control signal; intra-delay sampling schemes; parallel computing architecture; sampled-data control system;
fLanguage :
English
Journal_Title :
Control Theory & Applications, IET
Publisher :
iet
ISSN :
1751-8644
Type :
jour
DOI :
10.1049/iet-cta.2010.0440
Filename :
6248373
Link To Document :
بازگشت