DocumentCode :
1250977
Title :
A 15-Gb/s 0.5-mW/Gbps Two-Tap DFE Receiver With Far-End Crosstalk Cancellation
Author :
Nazari, Meisam Honarvar ; Emami-Neyestanak, Azita
Author_Institution :
California Inst. of Technol., Pasadena, CA, USA
Volume :
47
Issue :
10
fYear :
2012
Firstpage :
2420
Lastpage :
2432
Abstract :
This paper presents a low-power receiver with two-tap decision feedback equalization (DFE) and novel far-end crosstalk (FEXT) cancellation capability, implemented in a 45-nm SOI CMOS process. The receiver employs a half-rate speculative DFE architecture to allow for the use of low-power front-end circuitry and CMOS clock buffers. In the proposed architecture, a switched-capacitor sample-hold at the front-end is employed to perform DFE tap summation. This technique is generalized to implement n taps of equalization. The receiver compensates the effect of crosstalk without making a decision on the received aggressor signal. Due to the low-power nature of the switched-capacitor front-end, the crosstalk cancellation is possible with only 33 μW/Gbps/lane power overhead. The receiver was tested over channels with different levels of loss and coupling. The signaling rate with BER <; 10-12 was significantly increased with the use of DFE and crosstalk cancellation scheme for highly coupled and lossy PCB traces. The DFE receiver equalizes 15-Gb/s data over a channel with more than 14-dB loss while consuming about 7.5 mW from a 1.2-V supply. At lower data rates it equalizes channels with over 21-dB loss.
Keywords :
CMOS integrated circuits; crosstalk; decision feedback equalisers; interference suppression; receivers; sample and hold circuits; silicon-on-insulator; switched capacitor networks; CMOS clock buffers; DFE tap summation; SOI CMOS process; bit rate 15 Gbit/s; far-end crosstalk cancellation; half-rate speculative DFE architecture; low-power front-end circuitry; low-power receiver; received aggressor signal; switched-capacitor front-end; switched-capacitor sample-hold; two-tap DFE receiver; two-tap decision feedback equalization; Capacitors; Clocks; Crosstalk; Decision feedback equalizers; Receivers; Signal to noise ratio; Decision feedback equalization (DFE); far-end crosstalk (FEXT); interconnects; receiver; speculative; summation; switched capacitor (SC);
fLanguage :
English
Journal_Title :
Solid-State Circuits, IEEE Journal of
Publisher :
ieee
ISSN :
0018-9200
Type :
jour
DOI :
10.1109/JSSC.2012.2203870
Filename :
6248710
Link To Document :
بازگشت