DocumentCode :
1254669
Title :
Algorithms for minimizing standby power in deep submicrometer, dual-Vt CMOS circuits
Author :
Wang, Qi ; Vrudhula, Sarma B K
Author_Institution :
Cadence Design Syst. Inc., San Jose, CA, USA
Volume :
21
Issue :
3
fYear :
2002
fDate :
3/1/2002 12:00:00 AM
Firstpage :
306
Lastpage :
318
Abstract :
Addresses the problem of delay constrained minimization of standby power of CMOS digital circuits that are implemented with dual-Vt technology. The availability of two or more threshold voltages on the same chip provides a new opportunity for circuit designers to make tradeoffs between power and delay. Three efficient algorithms that operate on a gate level netlist are described. Each algorithm assigns one of two threshold voltages (high and low Vt) to each transistor so that the standby power dissipation is minimized without violating a user specified delay constraint. Experimental results on the MCNC91 benchmark circuits show that up to one order of magnitude power reduction can be achieved without any increase in delay when compared to the configuration in which all devices are at the low Vt
Keywords :
CMOS logic circuits; VLSI; delays; logic simulation; low-power electronics; minimisation of switching nets; CMOS logic circuits; MCNC91 benchmark circuits; combinational circuit; deep-submicrometer dual-Vt CMOS; delay constrained minimization; gate level netlist; low-power CMOS; power dissipation; power reduction; standby power; threshold voltages; user specified delay constraint; CMOS digital integrated circuits; CMOS technology; Delay; Digital circuits; Energy consumption; MOSFETs; Minimization; Power dissipation; Subthreshold current; Threshold voltage;
fLanguage :
English
Journal_Title :
Computer-Aided Design of Integrated Circuits and Systems, IEEE Transactions on
Publisher :
ieee
ISSN :
0278-0070
Type :
jour
DOI :
10.1109/43.986424
Filename :
986424
Link To Document :
بازگشت