DocumentCode :
1255515
Title :
Scheme for reducing size of coefficient memory in FFT processor
Author :
Hasan, M. ; Arslan, T.
Author_Institution :
Dept. of Electr. Eng., Edinburgh Univ., UK
Volume :
38
Issue :
4
fYear :
2002
fDate :
2/14/2002 12:00:00 AM
Firstpage :
163
Lastpage :
164
Abstract :
Long fast Fourier transforms (FFTs) are required in applications such as orthogonal frequency division multiplexing, radars and sonars. It is highly desirable to reduce the size and power requirements of the FFT so as to realise single chip long FFT-based systems targeting portable applications. Presented here is a novel technique to reduce the coefficient memory almost by a factor of four by exploiting the relationships among the coefficient values thereby significantly reducing the area and power requirements of the hardware
Keywords :
digital arithmetic; fast Fourier transforms; microprocessor chips; storage allocation; CMOS technology library; FFT processor; coefficient memory size reduction; equivalent NAND gates; memory organisation schemes; portable applications; power requirements; register transfer level Verilog; single chip long FFT-based systems;
fLanguage :
English
Journal_Title :
Electronics Letters
Publisher :
iet
ISSN :
0013-5194
Type :
jour
DOI :
10.1049/el:20020117
Filename :
986842
Link To Document :
بازگشت