DocumentCode :
1255573
Title :
Efficient techniques for reducing error latency in on-line periodic built-in self-test
Author :
Al-Asaad, Hussain
Author_Institution :
Electr. & Comput. Eng. Dept., Univ. of California, Davis, CA, USA
Volume :
13
Issue :
4
fYear :
2010
fDate :
8/1/2010 12:00:00 AM
Firstpage :
28
Lastpage :
32
Abstract :
Due to the high cost of failure, verification and testing now account for more than half of the total lifetime cost of an integrated circuit (IC). Increasing emphasis needs to be placed on finding design errors and physical faults as early as possible in the life of a digital system, new algorithms need to be devised to create tests for logic circuits, and more attention should be paid to synthesis for test and on-line testing. On-line testing requires embedding logic that continuously checks the system for correct operation. Built-in self-test (BIST) is a technique that modifies the IC by embedding test mechanisms directly into it. BIST is often used to detect faults before the system is shipped and is potentially a very efficient way to implement on-line testing. Error latency is the elapsed time between the activation of an error and its detection. Reducing the error latency is often considered a primary goal in on-line testing.
Keywords :
automatic test pattern generation; built-in self test; error latency; integrated circuit; on-line periodic built-in self-test; Algorithm design and analysis; Built-in self-test; Circuit faults; Circuit testing; Costs; Delay; Integrated circuit testing; Life testing; Logic testing; System testing;
fLanguage :
English
Journal_Title :
Instrumentation & Measurement Magazine, IEEE
Publisher :
ieee
ISSN :
1094-6969
Type :
jour
DOI :
10.1109/MIM.2010.5521863
Filename :
5521863
Link To Document :
بازگشت