DocumentCode :
1255662
Title :
Development of a 3-D Process Technology for Wafer-Level Packaging of MEMS Devices
Author :
Choi, Woo-Chang ; Choi, Hyun-Jin
Author_Institution :
MEMS/NANO Fabrication Center, Busan, South Korea
Volume :
2
Issue :
9
fYear :
2012
Firstpage :
1442
Lastpage :
1448
Abstract :
This paper presents a simple and low-cost 3-D process technology for the wafer-level packaging (WLP) of microelectromechanical system (MEMS) devices. A small-sized WLP (1.0 × 1.0 × 0.35 mm) with a hermetically sealed cavity for the moving parts of MEMS devices was fabricated by using specially designed processes. The WLP was developed using three key techniques: through-wafer interconnection, wafer bonding, and bilateral face-MEMS fabrication. The expense and complexity of processes such as silicon deep reactive ion etching and electroplating that arise from bilateral processing for through-wafer interconnection were overcome by using bulk micromachining technology. The fabricated WLP chips with a bonding area of 0.314 mm2 showed an average shear strength of 9.74 kg/mm2 and a leak rate less than 7 × 10-10 mbar.cc/sec. In addition, the chips had less than 0.1 dB insertion loss before and after reliability testing. This newly developed 3-D process technology is a good candidate for WLP MEMS fabrication because it is simple and cost-effective.
Keywords :
hermetic seals; interconnections; microfabrication; reliability; testing; wafer level packaging; MEMS devices; WLP MEMS fabrication; average shear strength; bilateral face-MEMS fabrication; bilateral processing; electroplating; hermetically sealed cavity; insertion loss; low-cost 3D process technology; microelectromechanical system devices; reliability testing; silicon deep reactive ion etching; small-sized WLP; through-wafer interconnection; wafer bonding; wafer-level packaging; Bonding; Cavity resonators; Coplanar waveguides; Metals; Micromechanical devices; Packaging; Silicon; Bulk micromachining; hermetic sealing; microelectromechanical system (MEMS) devices; through-wafer interconnection; wafer-level package (WLP);
fLanguage :
English
Journal_Title :
Components, Packaging and Manufacturing Technology, IEEE Transactions on
Publisher :
ieee
ISSN :
2156-3950
Type :
jour
DOI :
10.1109/TCPMT.2012.2205928
Filename :
6255774
Link To Document :
بازگشت