DocumentCode :
1258185
Title :
A Comparative Study of Gate Structures for 9.4-kV 4H-SiC Normally On Vertical JFETs
Author :
Sung, Woongje ; Van Brunt, Edward ; Baliga, B.Jayant ; Huang, Alex Q.
Author_Institution :
Future Renewable Electric Energy Delivery and Management Systems Center, North Carolina State University, Raleigh, NC, USA
Volume :
59
Issue :
9
fYear :
2012
Firstpage :
2417
Lastpage :
2423
Abstract :
This paper reports the development of 9.4-kV 4H-SiC normally on lateral-channel vertical JFETs. The developed JFETs utilize a buried layer to create a lateral conduction channel, shielding the source from the effects of drain bias. The lowest measured R_{\\rm on, sp} was 127 \\hbox {m}\\Omega \\cdot\\hbox {cm}^{2} . Measurements indicate that the channel resistivity can be further reduced by channel optimization. The fabricated JFETs exhibit pentode-like I_{D} V_{\\rm DS} characteristics with a high forward direct-current blocking gain of over 500. This paper provides a comparative study of gate structures in order to achieve the lowest on -state switching losses and to provide stable forward blocking characteristics for a normally on JFET.
Keywords :
Current measurement; JFETs; Logic gates; Resistance; Threshold voltage; 4H-SiC; High voltage; JFET; normally on; silicon carbide;
fLanguage :
English
Journal_Title :
Electron Devices, IEEE Transactions on
Publisher :
ieee
ISSN :
0018-9383
Type :
jour
DOI :
10.1109/TED.2012.2203337
Filename :
6259851
Link To Document :
بازگشت