Title :
High-voltage-tolerant I/O buffers with low-voltage CMOS process
Author :
Singh, Gajendra P. ; Salem, Raoul B.
Author_Institution :
Sun Microsyst. Inc., Palo Alto, CA, USA
fDate :
11/1/1999 12:00:00 AM
Abstract :
This paper presents high-voltage-tolerant I/O buffer designs for a 1.9-V external cache interface and a 3.3-V system interface using 1.9-V MOS transistors in a 0.21-μm process with 40-Å gate-oxide thickness. Various circuit techniques are used for 1.9- and 3.3-V I/O buffers to ensure that the voltage across the gate oxide of every MOS element is below specified limits of 2.2 V for transient (short duty cycle) and 1.9 V for steady state. Only one PMOS pullup driver transistor between the bond pad and the power supply, and one NMOS pulldown driver transistor between the bond pad and ground, are used for the 1.9-V I/O buffer design, while cascoded MOS transistors between the bond pad and power supply or ground terminals are used for the 3.3-V I/O buffer design. The primary design goal is to ensure the reliability of MOS elements by avoiding excessive gate oxide stress due to high electric fields. However, due to differences in requirements for speed, power-supply voltage, and tristate leakage current, completely different circuit techniques have been used for the two designs. Both of the designs have been successfully implemented in a 400-MHz UltraSPARC microprocessor
Keywords :
CMOS digital integrated circuits; SRAM chips; buffer circuits; cache storage; integrated circuit reliability; microprocessor chips; 0.21 micron; 1.9 V; 3.3 V; 40 A; 400 MHz; HV-tolerant I/O buffers; NMOS pulldown driver transistor; PMOS pullup driver transistor; SRAM interface bus; UltraSPARC microprocessor application; cascoded MOS transistors; external cache interface; high-voltage-tolerant buffers; low-voltage CMOS process; reliability; system interface; tristate leakage current; Bonding; CMOS process; Driver circuits; Leakage current; MOS devices; MOSFETs; Power supplies; Steady-state; Stress; Voltage;
Journal_Title :
Solid-State Circuits, IEEE Journal of