DocumentCode :
1258226
Title :
A 256-Mb multilevel flash memory with 2-MB/s program rate for mass storage applications
Author :
Nozoe, Atsushi ; Kotani, Hiroaki ; Tsujikawa, Tetsuya ; Yoshida, Keiichi ; Furusawa, Kazunori ; Kato, Masataka ; Nishimoto, Toshiaki ; Kume, Hitoshi ; Kurata, Hideaki ; Miyamoto, Naoki ; Kubono, Shoji ; Kanamitsu, Michitaro ; Koda, Kenji ; Nakayama, Takes
Author_Institution :
Device Dev. Center, Hitachi Ltd., Tokyo, Japan
Volume :
34
Issue :
11
fYear :
1999
fDate :
11/1/1999 12:00:00 AM
Firstpage :
1544
Lastpage :
1550
Abstract :
A 256-Mb flash memory is fabricated with a 0.25-μm AND-type memory cell and 2-bit/cell multilevel technique on a 138.6-mm2 die. Parallel decoding of four memory threshold voltage levels to 2-bit logical values prevents throughput degradation due to multilevel operation. This parallel decoding has been achieved by sense latches and data latches connected to each bitline. Tight distribution of memory cell threshold voltage is essential to reliable multilevel operation. This chip has several measures to deal with the factors that widen the memory cell Vth. The effect of adjacent memory cell´s Vth is eliminated by using an AND-type flash memory cell. An initial distribution width of 0.1 V is achieved. The wordline voltage, which has negative temperature dependency, compensates the positive dependency of memory cell Vth. In the -5-75°C range, memory threshold Vth deviation is reduced from the conventional 0.19-0.07 V. Conventionally, the number of programs without erase operation per one sector is limited by the limitations from program disturb. This chip introduced a new rewrite scheme, and this limit is increased from the conventional 10-2048+64 times/sector
Keywords :
CMOS memory circuits; compensation; decoding; flash memories; -5 to 75 C; 0.25 micron; 2 MB/s; 256 Mbit; AND-type memory cell; CMOS process; data latches; mass storage applications; memory threshold voltage levels; multilevel flash memory; multilevel technique; negative temperature dependency generator; parallel decoding; program rate; reliable multilevel operation; rewrite scheme; sense latches; Costs; Decoding; Degradation; Equivalent circuits; Flash memory; Latches; Semiconductor device measurement; Temperature dependence; Threshold voltage; Throughput;
fLanguage :
English
Journal_Title :
Solid-State Circuits, IEEE Journal of
Publisher :
ieee
ISSN :
0018-9200
Type :
jour
DOI :
10.1109/4.799861
Filename :
799861
Link To Document :
بازگشت