DocumentCode :
1259937
Title :
Scaling of High-Aspect-Ratio Current Limiters for the Individual Ballasting of Large Arrays of Field Emitters
Author :
Guerrera, Stephen A. ; Velásquez-García, Luis Fernando ; Akinwande, Akintunde Ibitayo
Author_Institution :
Department of Electrical Engineering and Computer Science, Massachusetts Institute of Technology, Cambridge, MA, USA
Volume :
59
Issue :
9
fYear :
2012
Firstpage :
2524
Lastpage :
2530
Abstract :
We report the fabrication and characterization of high-aspect-ratio silicon pillar current limiters [vertical ungated field-effect transistors (FETs)] for ballasting individual field emitters within field-emitter arrays (FEAs). Dense (1- \\mu\\hbox {m} pitch) FEAs that are individually ballasted by 100-nm-diameter and 10- \\mu\\hbox {m} -tall current limiters were fabricated, resulting in an emitter tip radius under 10 nm. When characterized without field emitters, the vertical current limiters (ungated FETs) show current-source-like behavior, with saturation currents up to 15 pA/FET. When the current limiters are incorporated into large arrays of field emitters, the current–voltage characteristics of the FEA show evidence of current limitation at high extraction gate voltages. Emission current densities of over 200 \\mu\\hbox {A/cm}^{2} were obtained from 1.36 million emitter arrays with 5- \\mu\\hbox {m} pitch.
Keywords :
Current limiters; Doping; Electronic ballasts; FETs; Fabrication; Logic gates; Silicon; Ballasting; Si field-emission arrays; cathodes; electron supply control; vertical ungated Si field-effect transistors (FETs);
fLanguage :
English
Journal_Title :
Electron Devices, IEEE Transactions on
Publisher :
ieee
ISSN :
0018-9383
Type :
jour
DOI :
10.1109/TED.2012.2204262
Filename :
6261534
Link To Document :
بازگشت