DocumentCode :
1260840
Title :
Analysis of a BICS-only concurrent error detection method
Author :
Lo, Jein Chung
Author_Institution :
Dept. of Electr. & Comput. Eng., Rhode Island Univ., Kingston, RI, USA
Volume :
51
Issue :
3
fYear :
2002
fDate :
3/1/2002 12:00:00 AM
Firstpage :
241
Lastpage :
253
Abstract :
We propose a BICS-only method for concurrent error detection (CED) where a built-in current sensor (BICS) is solely responsible for detecting faults and errors. Due to the wide applicability of the BICS, this approach can be applied directly to combinational circuits, sequential circuits, and even some analog circuits. A dependability model was developed to study the effectiveness of the proposed BICS-only method. The unsafe probability of the BICS-only design is sensitive to both fault coverage and testability of the BICS. When used in a duplicated CED system for fault masking, the system reliability is sensitive to the fault coverage, but not to the testability of the BICS. Next, we show that a dramatic increase in unsafe probability is possible if the BICS cannot perform detection at every system clock cycle. A higher testability for BICS will, contrary to our intuition, make the unsafe probability higher. For duplicated CED applications, the reliability will be even lower than that of a nonredundant system. Therefore, the design criteria for BICS in the BICS-only method, in the order of importance, are: operating speed, fault coverage, and testability
Keywords :
analogue processing circuits; combinational circuits; electric current measurement; electric sensing devices; error detection; fault tolerance; integrated circuit design; integrated circuit testing; integrated logic circuits; logic design; logic testing; sequential circuits; BICS; BICS dependability model; BICS fault coverage; BICS testability; BICS unsafe probability; BICS-only concurrent error detection method; BICS-only design; BICS-only method; CED applications; analog circuits; built-in current sensor; combinational circuits; concurrent error detection; design criteria; duplicated CED system; error detection; fault coverage; fault detection; fault masking; fault-tolerant systems; nonredundant system; operating speed; sequential circuits; system clock cycle; system reliability; testability; unsafe probability; Analog circuits; Circuit faults; Circuit testing; Clocks; Combinational circuits; Electrical fault detection; Fault detection; Reliability; Sequential circuits; System testing;
fLanguage :
English
Journal_Title :
Computers, IEEE Transactions on
Publisher :
ieee
ISSN :
0018-9340
Type :
jour
DOI :
10.1109/12.990124
Filename :
990124
Link To Document :
بازگشت