Title :
A hybrid CMOS clock divider for PLL of 60GHz transceiver
Author :
Yisheng Wang ; Kaixue Ma ; Kiat Seng Yeo
Author_Institution :
Nanyang Technol. Univ., Nanyang, China
Abstract :
A hybrid multi-mode clock divider for PLL which used for 60GHz RF transceiver by using both integer-N and fraction-N structure is designed and implemented in this work. Full CMOS digital design is used to implement the circuit to achieve both low power and high flexibility. The digital clock divider includes high speed 3/4 dual modulus prescalar, a 24 modulus divider controller and 3 stage Delta-Sigma Modulator. The divider works up to 3.24GHz. The total power consumption is from 4mW to 9mW based on the different working modes. A MASH111 architecture is selected to implement the fraction-N divider.
Keywords :
CMOS digital integrated circuits; clocks; delta-sigma modulation; digital phase locked loops; frequency dividers; radio transceivers; MASH111 architecture; PLL; RF transceiver; delta-sigma modulator; digital clock divider; fraction-N structure; frequency 60 GHz; full CMOS digital design; high speed 3/4 dual modulus prescalar; hybrid CMOS clock divider; integer-N structure; modulus divider controller; power 4 mW to 9 mW; power consumption; CMOS integrated circuits; Clocks; Frequency conversion; Power demand; Registers; Standards; Transceivers;
Conference_Titel :
General Assembly and Scientific Symposium (URSI GASS), 2014 XXXIth URSI
Conference_Location :
Beijing
DOI :
10.1109/URSIGASS.2014.6929463