Title :
Parallel turbo coding interleavers: avoiding collisions in accesses to storage elements
Author :
Giulietti, A. ; Van der Perre, Liesbet ; Strum, M.
Author_Institution :
IMEC, Leuven, Belgium
fDate :
2/28/2002 12:00:00 AM
Abstract :
High-speed, low latency convolutional turbo codes require a parallel decoder architecture. To maximise the gain in speed, the interleaver also should have a parallel structure. Here, a class of optimum parallel interleavers regarding the access to storage elements is presented. They combine regularity (easy implementation) with no latency in data transfer between the decoder module and intrinsic/extrinsic values memories, and show excellent BER performance
Keywords :
convolutional codes; interleaved codes; parallel architectures; turbo codes; BER performance; convolutional turbo codes; data transfer; parallel decoder architecture; parallel turbo coding interleavers; regularity; storage elements;
Journal_Title :
Electronics Letters
DOI :
10.1049/el:20020148