Title :
A 0.016-mm
144-
W Three-Stage Amplifier Capable of Driving 1-to-15 nF Capacitive Load Wi
Author :
Zushu Yan ; Pui-In Mak ; Law, M. ; Martins, Rui P.
Author_Institution :
State Key Lab. of Analog & Mixed-Signal VLSI, Univ. of Macau, Macao, China
Abstract :
A 0.016-mm2 144-μ W three-stage amplifier capable of driving 1-to-15-nF capacitive load (CL) is described. It is optimized via combining current-buffer Miller compensation and parasitic-pole cancellation (via an active left-half-plane zero circuit) to extend the CL drivability with small power and area. Fabricated in 0.35-μ m CMOS, the minimum gain-bandwidth product (GBW), slew rate (SR) and phase margin measured over 1-to-15-nF CL are 0.95 MHz, 0.22 V/ μs and 52.3 °, respectively. The results at 15-nF CL correspond to 2.02x-improved small-signal FOMS (=GBW·CL/Power), and 1.44x-improved large-signal FOML (=SR·CL/Power) with respect to prior art. The sizing and optimization are systematically guided by Local Feedback Loop Analysis. It is an insightful control-centric method allowing the pole-zero placements to be more analyzable and comparable at the system level.
Keywords :
UHF amplifiers; circuit feedback; compensation; GBW; capacitance 1 nF to 15 nF; capacitive load; control-centric method; current-buffer Miller compensation; figure-of-merit; frequency 0.95 MHz; local feedback loop analysis; minimum gain-bandwidth product; parasitic-pole cancellation; pole-zero placements; power 144 muW; size 0.35 mum; slew rate; small-signal FOM; three-stage amplifier; Circuit analysis; Feedback loop; Limiting; Poles and zeros; Stability analysis; Standards; Active LHP zero; CMOS; Miller compensation; current buffer; current buffer Miller compensation; frequency compensation; pole-zero cancellation; three-stage amplifier;
Journal_Title :
Solid-State Circuits, IEEE Journal of
DOI :
10.1109/JSSC.2012.2229070