DocumentCode :
1267424
Title :
HIPIQS: a high-performance switch architecture using input queuing
Author :
Sivaram, Rajeev ; Stunkel, Craig B. ; Panda, Dhabaleswar K.
Author_Institution :
IBM Enterprise Syst. Group, Poughkeepsie, NY, USA
Volume :
13
Issue :
3
fYear :
2002
fDate :
3/1/2002 12:00:00 AM
Firstpage :
275
Lastpage :
289
Abstract :
Switch-based interconnects are used in a number of application domains, including parallel system interconnects, local area networks, and wide area networks. However, very few switches have been designed that are suitable for more than one of these application domains. Such a switch must offer both extremely low latency and very high throughput for a variety of different message sizes. While some architectures with output queuing have been shown to perform extremely well in terms of throughput, their performance can suffer when used in systems where a significant portion of the packets are extremely small. On the other hand, architectures with input queuing offer limited throughput or require fairly complex and centralized arbitration that increases latency. In this paper, we present a new input queue-based switch architecture called HIPIQS (HIgh-Performance Input-Queued Switch). It offers low latency for a range of message sizes and provides throughput comparable to that of output queuing approaches. Furthermore, it allows simple and distributed arbitration. HIPIQS uses a dynamically allocated multiqueue organization, pipelined access to multibank input buffers, and small cross-point buffers to deliver high performance. Our simulation results show that HIPIQS can deliver performance close to that of output queuing approaches over a range of message sizes, system sizes, and traffic. The switch architecture can therefore be used to build high performance switches that are useful for both parallel system interconnects and for building computer networks
Keywords :
multiprocessor interconnection networks; parallel architectures; queueing theory; HIPIQS; High-Performance Input-Queued Switch; complex centralized arbitration; cross-point buffers; dynamically allocated multiqueue organization; local area networks; multibank input buffers; output queuing; parallel system interconnects; pipelined access; queue-based switch architecture; switch-based interconnects; wide area networks; Computational modeling; Computer architecture; Delay; LAN interconnection; Local area networks; Switches; Telecommunication traffic; Throughput; Traffic control; Wide area networks;
fLanguage :
English
Journal_Title :
Parallel and Distributed Systems, IEEE Transactions on
Publisher :
ieee
ISSN :
1045-9219
Type :
jour
DOI :
10.1109/71.993207
Filename :
993207
Link To Document :
بازگشت